- b) Arithmetic micro-operation with overflow detection.
  - 1. Unsigned Binary Addition overflow

When the "Binary Addition Algorithm" is used with **unsigned** binary integer representation: The result is CORRECT only if the **CARRY OUT** of the high order column is **ZERO**. Unsigned overflow occurred when carry out =1; For example:



2. Signed Binary Addition overflow

There are many schemes for representing negative integers with patterns of bits. Two's complement is one of many ways to represent negative integers with bit patterns. With **two's complement** representation the result of addition is correct if the *carry into* the *high order column* is the *same as the carry out of the high order column*. Overflow is detected by comparing these two bits. Here are some more examples:

| No Overflow                                                                                                      | No Overflow                                                                                                                           | Overflow                                                                                                          | Overflow                                                                                                                           |
|------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| $\begin{array}{c} 11\\1111111\\001111111(63_{10})\\\underline{11010101}(-43_{10})\\00010100(20_{10})\end{array}$ | $\begin{array}{c} 00\\000\ 011\\1100\ 0001\ (\ -63_{10})\\ \underline{0010\ 1011}\ (\ 43_{10})\\1110\ 1100\ (\ -20_{10}) \end{array}$ | $\begin{array}{c} 01\\01111100\\00111111(63_{10})\\\underline{01100100}(100_{10})\\10100011(-93_{10})\end{array}$ | $\begin{array}{c} 10\\000\ 000\\1100\ 0001\ (-63_{10})\\ \underline{1001\ 1100}\ (-100_{10})\\0101\ 1101\ (\ 93_{10}) \end{array}$ |

| INPUTS            |                          | OUTPUTS  |           |                            |                |
|-------------------|--------------------------|----------|-----------|----------------------------|----------------|
| A <sub>sign</sub> | <b>B</b> <sub>sign</sub> | CARRY IN | CARRY OUT | <b>SUM</b> <sub>sign</sub> | OVERFLOW       |
| 0                 | 0                        | 0        | 0         | 0                          | 0              |
| 0                 | 0                        | 1        | 0         | 1                          | 1              |
| 0                 | 1                        | 0        | 0         | 1                          | 0              |
| 0                 | 1                        | 1        | 1         | 0                          | 0              |
| 1                 | 0                        | 0        | 0         | 1                          | 0              |
| 1                 | 0                        | 1        | 1         | 0                          | 0              |
| 1                 | 1                        | 0        | 1         | 0                          | <mark>1</mark> |
| 1                 | 1                        | 1        | 1         | 1                          | 0              |

The truth table of tow's sign bits ( $A_{sign}$  and  $B_{sign}$  bit) is shown below:

From the above truth table:

- Notice that overflow occurs only when:  $CARRY_{in} \neq CARRY_{out}$
- or simply:  $\mathbf{V} = \mathbf{C}_{in} \mathbf{XOR} \mathbf{C}_{out}$ ; where **V** is the overflow signal.

So that, the Arithmetic micro-operation with overflow detection can be design as:

 $t_1 X: ER_1 \leftarrow R_1 + R_2$  $t_1 X: ER_1 \leftarrow R_1 + R_2 + 1$ 



Each of the **arithmetic micro operations** can be implemented in one **composite** arithmetic circuit. This circuit comprised of:

- Parallel full adders and
- Multiplexers are used to choose between the different operations.

The multiplexer controls which data is fed into input of the adder (suppose B, A represent that inputs). The output of the binary adder is computed from

$$\mathbf{D} = \mathbf{A} + \mathbf{B} + \mathbf{C}_{in}$$

The B input can have one of 4 different values:  $B,\overline{B}$ , always "1", or always "0" Figure (7); below represent 4-bit arithmetic circuit.

| <b>S</b> <sub>1</sub> | $S_2$ | C <sub>in</sub> | Input B | $D = A + B + C_{in}$   | Operation                  |
|-----------------------|-------|-----------------|---------|------------------------|----------------------------|
| 0                     | 0     | 0               | В       | A+B                    | ADD                        |
| 0                     | 0     | 1               | В       | A+B+1                  | ADD with carry             |
| 0                     | 1     | 0               | B       | $A + \overline{B}$     | Sub with borrow (1's comp) |
| 0                     | 1     | 1               | B       | $A + \overline{B} + 1$ | Sub in 2's comp.           |
| 1                     | 0     | 0               | 0       | А                      | Transfer                   |
| 1                     | 0     | 1               | 0       | A+1                    | Increment                  |
| 1                     | 1     | 0               | 1       | A-1                    | Decrement                  |
| 1                     | 1     | 1               | 1       | A                      | Transfer                   |



Figure 5 : 4-bit arithmetic circuit

## 3.3.2.3 Logical Microoperation

Logic micro operation specifies binary operations on the strings of bits in registers. Logic micro operations are bit-wise operations, i.e., they work on the individual bits of data. These are useful for bit manipulations on binary data and also useful for making logical decisions based on the bit value. There are many different logic functions that can be defined over two binary input variables. However, most systems only implement four of these: *AND*, *OR*, *XOR*, *Complement/NOT*.

The others can be created from combination of these. The hardware implementation of logic micro operation requires the insertion of the most important gates like AND, OR, EXOR, and NOT for each bit or pair of bits in the registers.

Build a logical circuit to generate the four basic logic micro operations required:

- four gates (AND, OR, XOR, NOT) and
- a multiplexer.

The two selection lines of the multiplexer selects one of the four logic operations available at one time. The circuit shows one stage for bit "i" but for logic circuit of n bits the circuit should be repeated n times but with one remark; the selection pins will be shared with all stages.



## Figure 6 Simple Logic circuit

## 3.3.2.4 Shift Microoperations

Shift micro-operations are used for **serial transfer** of data beside they are used in conjunction with arithmetic, logic, and other data processing operations. There are **3 types** of shift micro operations.

- Logical shift : Logical shift is one that transfers 0 through the serial input
- **Circular shift** : The circular shift rotates of the register around the two ends without loss of information
- Arithmetic shift: Arithmetic shift is a micro-operation that shifts a signed binary number to the left or right. Arithmetic shift must leave sign bit unchanged.

We can implement Shift microoperation using:

- Use **bidirectional shift register** with parallel load, In that case we need two clocks pulse one to **load** the value and another to **shift**.
- Another solution which is **more efficient** is to implement the shift operation with *combinational circuits* (combinational circuit will construct using multiplexers.)

Figure 9- below represents 4-bit combinational circuit shifter



Figure 7: 4-bit combinational circuit shifter

## 3.3.3 Arithmetic Logic Shift Unit

Instead of having individual registers performing micro-operations directly, computer systems employ a *number of storage registers connected to a unit* called Arithmetic Logic Unit (ALU). This unit has 2 operands input ports and one output port and a *number of select lines* to help in *selecting different operations*. The ALU is made of *combinational circuit* so that the entire register transfer operation *from the sources to the destination is performed in one clock cycle*. The arithmetic, logic, and shift

circuits (implemented previously) will be combined in one ALU with common selection inputs. Simple stage (bit) of ALU with its table is shown blow (figure 10). The arithmetic and logic units will select their operations simultaneously when  $S_0$  and  $S_1$  are applied; while  $S_2$  and  $S_3$  will select one of those unit outputs or a shift left bit stage or shift right bit stage. The circuit shown provides 8 arithmetic operations, 4 logic operations, and 2 shift operations.



Figure 8 simple Arithmetic and logic unit

| Operation select      |                       |    |                |          |                            |                         |
|-----------------------|-----------------------|----|----------------|----------|----------------------------|-------------------------|
| <i>S</i> <sub>3</sub> | <i>S</i> <sub>2</sub> | S1 | S <sub>0</sub> | $C_{in}$ | Operation                  | Function                |
| 0                     | 0                     | 0  | 0              | 0        | F = A                      | Transfer A              |
| 0                     | 0                     | 0  | 0              | 1        | F = A + 1                  | Increment A             |
| 0                     | 0                     | 0  | 1              | 0        | F = A + B                  | Addition                |
| 0                     | 0                     | 0  | 1              | 1        | F = A + B + 1              | Add with carry          |
| 0                     | 0                     | 1  | 0              | 0        | $F = A + \overline{B}$     | Subtract with borrow    |
| 0                     | 0                     | 1  | 0              | 1        | $F = A + \overline{B} + 1$ | Subtraction             |
| 0                     | 0                     | 1  | 1              | 0        | F = A - 1                  | Decrement A             |
| 0                     | 0                     | 1  | 1              | 1        | F = A                      | Transfer A              |
| 0                     | 1                     | 0  | 0              | ×        | $F = A \wedge B$           | AND                     |
| 0                     | 1                     | 0  | 1              | ×        | $F = A \lor B$             | OR                      |
| 0                     | 1                     | 1  | 0              | ×        | $F = A \oplus B$           | XOR                     |
| 0                     | 1                     | 1  | 1              | ×        | $F = \overline{A}$         | Complement A            |
| 1                     | 0                     | ×  | ×              | ×        | $F = \operatorname{shr} A$ | Shift right A into F    |
| 1                     | 1                     | ×  | ×              | ×        | $F = \operatorname{shl} A$ | Shift left $A$ into $F$ |

Table 2 Function table for Arithmetic -Logical (AND SHIFT) Unit

pdfelement